Part Number Hot Search : 
1N966B 1N5230 LTC17 DS31412 R1000 16005 1458127 MB156
Product Description
Full Text Search
 

To Download CY62167EV30LL-45BAXI Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 CY62167EV30 MoBL(R)
16-Mbit (1M x 16 / 2M x 8) Static RAM
Features

TSOP I Package Configurable as 1M x 16 or 2M x 8 SRAM Very High Speed: 45 ns Temperature Ranges Industrial: -40C to +85C Automotive-A: -40C to +85C Wide Voltage Range: 2.20V to 3.60V Ultra Low Standby Power Typical standby current: 1.5 A Maximum standby current: 12 A Ultra Low Active Power Typical active current: 2.2 mA at f = 1 MHz Easy Memory Expansion with CE1, CE2, and OE Features Automatic Power Down when Deselected CMOS for Optimum Speed and Power Offered in Pb-free 48-Ball VFBGA and 48-Pin TSOP I Packages

low active current. Ultra low active current is ideal for providing More Battery LifeTM (MoBL(R)) in portable applications such as cellular telephones. The device also has an automatic power down feature that reduces power consumption by 99 percent when addresses are not toggling. Place the device into standby mode when deselected (CE1 HIGH or CE2 LOW or both BHE and BLE are HIGH). The input and output pins (I/O0 through I/O15) are placed in a high impedance state when: the device is deselected (CE1 HIGH or CE2 LOW), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or a write operation is in progress (CE1 LOW, CE2 HIGH and WE LOW). To write to the device, take Chip Enables (CE1 LOW and CE2 HIGH) and Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7) is written into the location specified on the address pins (A0 through A19). If Byte High Enable (BHE) is LOW, then data from the I/O pins (I/O8 through I/O15) is written into the location specified on the address pins (A0 through A19). To read from the device, take Chip Enables (CE1 LOW and CE2 HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appears on I/O0 to I/O7. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O8 to I/O15. See the "Truth Table" on page 9 for a complete description of read and write modes. For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines.

Functional Description
The CY62167EV30 is a high performance CMOS static RAM organized as 1M words by 16 bits or 2M words by 8 bits. This device features an advanced circuit design that provides an ultra
Logic Block Diagram
A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 ROW DECODER
DATA IN DRIVERS
1M x 16 / 2M x 8 RAM Array
SENSE AMPS
IO0-IO7 IO8-IO15
COLUMN DECODER
CE2 BYTE BHE WE OE BLE
Power Down Circuit
CE1 BHE BLE
A11 A12 A13 A14 A15 A16 A17 A18 A19
CE2 CE1
Cypress Semiconductor Corporation Document #: 38-05446 Rev. *F
*
198 Champion Court
*
San Jose, CA 95134-1709
* 408-943-2600 Revised June 17, 2009
[+] Feedback
CY62167EV30 MoBL(R)
Pin Configuration
Figure 1. 48-Ball VFBGA (6 x 7 x 1mm) / (6 x 8 x 1mm) Top View [1, 2, 3]
1 BLE I/O8 I/O9 VSS VCC I/O14 I/O15 A18 2 OE BHE I/O10 I/O11 I/O12 I/O13 A19 A8 3 A0 A3 A5 A17 NC A14 A12 A9 4 A1 A4 A6 A7 A16 A15 A13 A10 5 A2 CE1 I/O1 I/O3 I/O4 I/O5 WE A11 6 CE2 I/O0 I/O2 VCC Vss I/O6 I/O7 NC A B C D E F G H
Figure 2. 48-Pin TSOP I Top View [3, 4]
A15 A14 A13 A12 A11 A10 A9 A8 A19 NC WE CE2 NC BHE BLE A18 A17 A7 A6 A5 A4 A3 A2 A1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 A16 BYTE Vss IO15/A20 IO7 IO14 IO6 IO13 IO5 IO12 IO4 Vcc IO11 IO3 IO10 IO2 IO9 IO1 IO8 IO0 OE Vss CE1 A0
Product Portfolio
Power Dissipation Product Range VCC Range (V) Min CY62167EV30LL Industrial/Auto-A 2.2 Typ[5] 3.0 Max 3.6 45 Speed (ns) Typ[5] 2.2 Operating ICC (mA) f = 1 MHz Max 4.0 f = fmax Typ[5] 25 Max 30 Standby ISB2 (A) Typ[5] 1.5 Max 12
Notes 1. The information related to 6 x 7 x 1 mm VFBGA package is preliminary. 2. Ball H6 for the VFBGA package can be used to upgrade to a 32M density. 3. NC pins are not connected on the die. 4. The BYTE pin in the 48-TSOPI package has to be tied to VCC to use the device as a 1M X 16 SRAM. The 48-TSOPI package can also be used as a 2M X 8 SRAM by tying the BYTE signal to VSS. In the 2M x 8 configuration, Pin 45 is A20, while BHE, BLE and IO8 to IO14 pins are not used. 5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(typ), TA = 25C.
Document #: 38-05446 Rev. *F
Page 2 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Maximum Ratings
Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ................................ -65C to + 150C Ambient Temperature with Power Applied ........................................... -55C to + 125C Supply Voltage to Ground Potential .................................-0.3V to 3.9V VCC(max) + 0.3V DC Voltage Applied to Outputs in High Z State[6, 7]..................-0.3V to 3.9V VCC(max) + 0.3V DC Input Voltage[6, 7] ...........-0.3V to 3.9V (VCC(max) + 0.3V Output Current into Outputs (LOW) ............................ 20 mA Static Discharge Voltage........................................... >2001V (MIL-STD-883, Method 3015) Latch up Current...................................................... >200 mA
Operating Range
Device CY62167EV30LL Range Industrial/ Auto-A Ambient Temperature VCC[8] -40C to +85C 2.2V to 3.6V
Electrical Characteristics
Over the Operating Range Parameter VOH VOL VIH VIL Description Output HIGH Voltage Output LOW Voltage Input HIGH Voltage Input LOW Voltage Test Conditions 2.2 < VCC < 2.7 2.7 < VCC < 3.6 2.2 < VCC < 2.7 2.7 < VCC < 3.6 2.2 < VCC < 2.7 2.7 < VCC < 3.6 2.2 < VCC < 2.7 2.7 < VCC < 3.6 IIX IOZ ICC Input Leakage Current Output Leakage Current VCC Operating Supply Current Automatic CE Power Down Current--CMOS Inputs GND < VI < VCC GND < VO < VCC, Output Disabled f = fMAX = 1/tRC f = 1 MHz VCC = VCC(max) IOUT = 0 mA CMOS levels For VFBGA package For TSOP I package IOH = -0.1 mA IOH = -1.0 mA IOL = 0.1 mA IOL = 2.1mA 1.8 2.2 -0.3 -0.3 -0.3 -1 -1 25 2.2 1.5 45 ns (Industrial/Auto-A) Min 2.0 2.4 0.4 0.4 VCC + 0.3V VCC + 0.3V 0.6 0.8 0.7[9] +1 +1 30 4.0 12 Typ[5] Max Unit V V V V V V V V V A A mA mA A
ISB1
CE1 > VCC - 0.2V or CE2 < 0.2V VIN > VCC - 0.2V, VIN < 0.2V, f = fMAX (Address and Data Only), f = 0 (OE, WE, BHE and BLE), VCC = 3.60V CE1 > VCC - 0.2V or CE2 < 0.2V, VIN > VCC - 0.2V or VIN < 0.2V, f = 0, VCC = 3.60V
ISB2[10]
Automatic CE Power Down Current--CMOS Inputs
1.5
12
A
Capacitance
Tested initially and after any design or process changes that may affect these parameters. Parameter CIN COUT Description Input Capacitance Output Capacitance Test Conditions TA = 25C, f = 1 MHz, VCC = VCC(typ) Max 10 10 Unit pF pF
Notes 6. VIL(min) = -2.0V for pulse durations less than 20 ns. 7. VIH(max) = VCC + 0.75V for pulse durations less than 20 ns. 8. Full Device AC operation assumes a 100 s ramp time from 0 to VCC (min) and 200 s wait time after VCC stabilization. 9. Under DC conditions the device meets a VIL of 0.8V. However, in dynamic conditions Input LOW Voltage applied to the device must not be higher than 0.7V. This is applicable to TSOP I package only. 10. Only chip enables (CE1 and CE2), byte enables (BHE and BLE) and BYTE must be tied to CMOS levels to meet the ISB2 / ICCDR spec. Other inputs can be left floating
Document #: 38-05446 Rev. *F
Page 3 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Thermal Resistance
Tested initially and after any design or process changes that may affect these parameters. Parameter JA JC Description Test Conditions VFBGA VFBGA (6 x 7 x 1mm) (6 x 8 x 1mm) 27.74 9.84 55 16 TSOP I 60 4.3 Unit C/W C/W
Thermal Resistance Still Air, soldered on a 3 x 4.5 inch, (Junction to Ambient) two-layer printed circuit board Thermal Resistance (Junction to Case)
Shaded areas contain preliminary information.
Figure 3. AC Test Loads and Waveforms
VCC OUTPUT R1 VCC GND 30 pF INCLUDING JIG AND SCOPE R2 10% ALL INPUT PULSES 90% 90% 10% Fall Time = 1 V/ns
Rise Time = 1 V/ns Equivalent to: THEVENIN EQUIVALENT RTH OUTPUT V
Parameters R1 R2 RTH VTH
2.2V to 2.7V 16667 15385 8000 1.20
2.7V to 3.6V 1103 1554 645 1.75
Unit V
Data Retention Characteristics
Over the Operating Range Parameter Description VCC for Data Retention VDR ICCDR[10] Data Retention Current Conditions VCC = 1.5V to 3.0V, CE1 > VCC - 0.2V, CE2 Industrial/ -45ZXI Auto-A (TSOP I) < 0.2V, VIN > VCC - 0.2V or VIN < 0.2V VCC = 1.5V, CE1 > VCC - 0.2V, CE2 < 0.2V, Industrial -45BAXI/ -45BVXI/ VIN > VCC - 0.2V or VIN < 0.2V -45BVI (VFBGA) tCDR[11] tR[12] Chip Deselect to Data Retention Time Operation Recovery Time Figure 4. Data Retention Waveform VCC(min) tCDR DATA RETENTION MODE VDR > 1.5 V VCC(min) tR 0 tRC Min Typ[5] Max 1.5 8 10 Unit V A A
ns ns
VCC
CE1 or BHE.BLE
[13]
or
CE2
Notes 11. Tested initially and after any design or process changes that may affect these parameters. 12. Full device operation requires linear VCC ramp from VDR to VCC(min) > 100 s or stable at VCC(min) > 100 s. 13. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling the chip enable signals or by disabling both BHE and BLE.
Document #: 38-05446 Rev. *F
Page 4 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Switching Characteristics
Over the Operating Range[14, 15] Parameter READ CYCLE tRC tAA tOHA tACE tDOE tLZOE tHZOE tLZCE tHZCE tPU tPD tDBE tLZBE tHZBE WRITE CYCLE[18] tWC tSCE tAW tHA tSA tPWE tBW tSD tHD tHZWE tLZWE Write Cycle Time CE1 LOW and CE2 HIGH to Write End Address Setup to Write End Address Hold from Write End Address Setup to Write Start WE Pulse Width BLE / BHE LOW to Write End Data Setup to Write End Data Hold from Write End WE LOW to WE HIGH to High-Z[16, 17] Low-Z[16] 10 45 35 35 0 0 35 35 25 0 18 ns ns ns ns ns ns ns ns ns ns ns Read Cycle Time Address to Data Valid Data Hold from Address Change CE1 LOW and CE2 HIGH to Data Valid OE LOW to Data Valid OE LOW to LOW Z
[16]
Description
45 ns (Industrial/Auto-A) Min 45 45 10 45 22 5 18 10 18 0 45 45 10 18 Max
Unit
ns ns ns ns ns ns ns ns ns ns ns ns ns ns
OE HIGH to High Z[16, 17] CE1 LOW and CE2 HIGH to Low Z[16] CE1 HIGH and CE2 LOW to High Z[16, 17] CE1 LOW and CE2 HIGH to Power Up CE1 HIGH and CE2 LOW to Power Down BLE / BHE LOW to Data Valid BLE / BHE LOW to Low Z[16] Z[16, 17] BLE / BHE HIGH to HIGH
Notes 14. Test conditions for all parameters other than tri-state parameters assume signal transition time of 1 V/ns, timing reference levels of VCC(typ)/2, input pulse levels of 0 to VCC(typ), and output loading of the specified IOL/IOH as shown in "AC Test Loads and Waveforms" on page 4. 15. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. See application note AN13842 for further clarification. 16. At any temperature and voltage condition, tHZCE is less than tLZCE, tHZBE is less than tLZBE, tHZOE is less than tLZOE, and tHZWE is less than tLZWE for any device. 17. tHZOE, tHZCE, tHZBE, and tHZWE transitions are measured when the outputs enter a high impedance state. 18. The internal write time of the memory is defined by the overlap of WE, CE1 = VIL, BHE or BLE or both = VIL, and CE2 = VIH. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write.
Document #: 38-05446 Rev. *F
Page 5 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Switching Waveforms
Figure 5 shows address transition controlled read cycle waveforms.[19, 20] Figure 5. Read Cycle No. 1
tRC RC ADDRESS tOHA DATA OUT PREVIOUS DATA VALID tAA DATA VALID
Figure 6 shows OE controlled read cycle waveforms.[20, 21] Figure 6. Read Cycle No. 2
ADDRESS tRC CE1 CE2 tACE BHE/BLE tDBE tLZBE OE tDOE DATA VALID tHZOE HIGH IMPEDANCE tHZBE tPD tHZCE
DATA OUT
tLZOE HIGH IMPEDANCE tLZCE
VCC SUPPLY CURRENT
tPU
50%
50%
ICC ISB
Notes 19. The device is continuously selected. OE, CE1 = VIL, BHE, BLE or both = VIL, and CE2 = VIH. 20. WE is HIGH for read cycle. 21. Address valid before or similar to CE1, BHE, BLE transition LOW and CE2 transition HIGH.
Document #: 38-05446 Rev. *F
Page 6 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Switching Waveforms (continued)
Figure 7 shows WE controlled write cycle waveforms.[18, 22, 23] Figure 7. Write Cycle No. 1
tWC ADDRESS tSCE CE1 CE2 tAW WE tSA tPWE tHA
BHE/BLE
tBW
OE tSD DATA I/O NOTE 24 tHZOE VALID DATA
tHD
Notes 22. Data IO is high impedance if OE = VIH. 23. If CE1 goes HIGH and CE2 goes LOW simultaneously with WE = VIH, the output remains in a high impedance state. 24. During this period the I/Os are in output state. Do not apply input signals.
Document #: 38-05446 Rev. *F
Page 7 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Switching Waveforms (continued)
Figure 8 shows CE1 or CE2 controlled write cycle waveforms.[18, 22, 23] Figure 8. Write Cycle No. 2
tWC ADDRESS tSCE CE1 CE2 tSA tAW tPWE tHA
WE
BHE/BLE
tBW
OE DATA I/O NOTE 24 tHZOE
tSD VALID DATA
tHD
Figure 9 shows WE controlled, OE LOW write cycle waveforms.[23] Figure 9. Write Cycle No. 3
tWC ADDRESS tSCE CE1 CE2
BHE/BLE tAW tSA WE
tBW
tHA tPWE
tSD DATA I/O NOTE 24 VALID DATA
tHD
tHZWE
tLZWE
Document #: 38-05446 Rev. *F
Page 8 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Switching Waveforms (continued)
Figure 10 shows BHE/BLE controlled, OE LOW write cycle waveforms.[23] Figure 10. Write Cycle No. 4
tWC ADDRESS
CE1 CE2 tSCE tAW BHE/BLE tSA WE tPWE tSD DATA IO NOTE 24 VALID DATA tHD tBW tHA
Truth Table
CE1 H X X L L L L L L L L L CE2 X L X H H H H H H H H H WE X X X H H H H H H L L L OE X X X L L L H H H X X X BHE BLE X X H L H L L H L L H L X X H L L H H L L L L H Inputs/Outputs High Z High Z High Z Data Out (I/O0-I/O15) Data Out (I/O0-I/O7); High Z (I/O8-I/O15) High Z (I/O0-I/O7); Data Out (I/O8-I/O15) High Z High Z High Z Data In (I/O0-I/O15) Data In (I/O0-I/O7); High Z (I/O8-I/O15) High Z (I/O0-I/O7); Data In (I/O8-I/O15) Mode Deselect / Power Down Deselect / Power Down Deselect / Power Down Read Read Read Output Disabled Output Disabled Output Disabled Write Write Write Power Standby (ISB) Standby (ISB) Standby (ISB) Active (ICC) Active (ICC) Active (ICC) Active (ICC) Active (ICC) Active (ICC) Active (ICC) Active (ICC) Active (ICC)
Document #: 38-05446 Rev. *F
Page 9 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Ordering Information
Speed (ns) 45 Ordering Code CY62167EV30LL-45BAXI CY62167EV30LL-45BVI CY62167EV30LL-45BVXI CY62167EV30LL-45ZXI CY62167EV30LL-45BVXA CY62167EV30LL-45ZXA Package Diagram 51-85150 51-85150 51-85183 51-85150 51-85183 Package Type 48-ball VFBGA (6 x 8 x 1 mm) 48-ball VFBGA (6 x 8 x 1 mm) (Pb-free) 48-pin TSOP I (Pb-free) 48-ball VFBGA (6 x 8 x 1 mm) (Pb-free) 48-pin TSOP I (Pb-free) Automotive-A Operating Range Industrial 001-13297 48-ball VFBGA (6 x 7 x 1 mm) (Pb-free)
Shaded areas contain preliminary information. Contact your local Cypress sales representative for availability of these parts.
Package Diagrams
Figure 11. 48-Ball VFBGA (6 x 7 x 1 mm), 001-13297
NOTES: 1. ALL DIMENSION ARE IN MM [MAX/MIN] 2. JEDEC REFERENCE : MO-216 3. PACKAGE WEIGHT : 0.03g
001-13297-*A
Document #: 38-05446 Rev. *F
Page 10 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Package Diagrams (continued)
Figure 12. 48-Ball VFBGA (6 x 8 x 1 mm), 51-85150
BOTTOM VIEW A1 CORNER O0.05 M C O0.25 M C A B A1 CORNER O0.300.05(48X) 1 2 3 4 5 6 6 5 4 3 2 1
TOP VIEW
A B C 8.000.10 8.000.10 0.75 5.25 D E F G H
A B C D E 2.625 F G H
A B 6.000.10
A
1.875 0.75 3.75 B 6.000.10
0.55 MAX.
0.25 C
0.15(4X) 0.210.05 0.10 C 1.00 MAX
SEATING PLANE 0.26 MAX. C
51-85150-*D
Document #: 38-05446 Rev. *F
Page 11 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Package Diagrams (continued)
Figure 13. 48-Pin TSOP I (12 mm x 18.4 mm x 1.0 mm), 51-85183
DIMENSIONS IN INCHES[MM] MIN. MAX. JEDEC # MO-142 0.037[0.95] 0.041[1.05]
1 N
0.020[0.50] TYP.
0.472[12.00]
0.007[0.17] 0.011[0.27]
0.724 [18.40] 0.047[1.20] MAX. 0.787[20.00] SEATING PLANE 0.004[0.10] 0.004[0.10] 0.008[0.21] 0.020[0.50] 0.028[0.70] 0.010[0.25] GAUGE PLANE 0-5
0.002[0.05] 0.006[0.15]
51-85183-*A
Document #: 38-05446 Rev. *F
Page 12 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Document History Page
Document Title: CY62167EV30 MoBL(R) 16-Mbit (1M x 16 / 2M x 8) Static RAM Document Number: 38-05446 REV. ** *A ECN NO. 202600 463674 Orig. of Change AJU NXR Submission Date 01/23/2004 See ECN Description of Change New Data Sheet Converted from Advance Information to Preliminary Removed `L' bin and 35 ns speed bin from product offering Modified Data sheet to include x8 configurability. Changed ball E3 in FBGA pinout from DNU to NC Changed the ISB2(Typ) value from 1.3 A to 1.5 A Changed the ICC(Max) value from 40 mA to 25 mA Changed Vcc stabilization time in footnote #9 from 100 s to 200 s Changed the AC Test Load Capacitance value from 50 pF to 30 pF Corrected typo in Data Retention Characteristics (tR) from 100 s to tRC ns Changed tOHA, tLZCE, tLZBE, and tLZWE from 6 ns to 10 ns Changed tLZOE from 3 ns to 5 ns. Changed tHZOE, tHZCE, tHZBE, and tHZWE from 15 ns to 18 ns Changed tSCE, tAW, and tBW from 40 ns to 35 ns Changed tPE from 30 ns to 35 ns Changed tSD from 20 ns to 25 ns Updated 48 ball FBGA Package Information. Updated the Ordering Information table Minor Change: Moved to external web Converted from preliminary to final Changed ICC max spec from 2.8 mA to 4.0 mA for f=1MHz Changed ICC typ spec from 22 mA to 25 mA for f=fmax Changed ICC max spec from 25 mA to 30 mA for f=fmax Added VIL spec for TSOP I package and footnote# 9 Added footnote# 10 related to ISB2 and ICCDR Changed ISB1 and ISB2 spec from 8.5 A to 12 A Changed ICCDR spec from 8 A to 10 A Added footnote# 15 related to AC timing parameters Modified ICCDR spec for TSOP I package Added 48-Ball VFBGA (6 x 7 x 1mm) package Added footnote# 1 related to VFBGA (6 x 7 x 1mm) package Updated Ordering Information table Added Automotive-A information Included -45BVXA part in the Ordering information table
*B *C
469169 1130323
NSI VKN
See ECN See ECN
*D
1323984
VKN/AESA
See ECN
*E *F
2678799 2720234
VKN/PYRS VKN/AESA
03/25/2009 06/17/2009
Document #: 38-05446 Rev. *F
Page 13 of 14
[+] Feedback
CY62167EV30 MoBL(R)
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.
Products
PSoC Clocks & Buffers Wireless Memories Image Sensors psoc.cypress.com clocks.cypress.com wireless.cypress.com memory.cypress.com image.cypress.com
(c) Cypress Semiconductor Corporation, 2004-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.
Document #: 38-05446 Rev. *F
Revised June 17, 2009
Page 14 of 14
MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.
[+] Feedback


▲Up To Search▲   

 
Price & Availability of CY62167EV30LL-45BAXI

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X